## Dr. Ehab Abdul- Razzaq AL-Hialy The 74LS90 Decade Counter

The 74LS90 is a 4-bit asynchronous, negative edge-triggered decade counter with asynchronous clear and present inputs for programmable counter applications.

The 74LS90 counts only in an ascending sequence. The IC actually consists of two separate counters that can be configured for three different modes of operation. The two internal counters are a MOD-2 counter and a MOD-5 counter, providing a total of four output stages.

<u>Mode 1:</u> The MOD-2 and MOD-5 counters operate separately with individual clock inputs. The MOD-2 counter toggles from a logic HIGH to a logic LOW state on each clock pulse. The MOD-5 counter produces a 3-bit count sequence from 0 to 4. Figure (25) shows the 74LS90 in this configuration, along with the resulting waveforms and state transition diagrams.



Figure (25): 74LS90 MOD-2 and MOD-5 Counters.

<u>Mode 2:</u> The MOD-2 counter operates as the LSB of a 4-bit decade counter producing a BCD count sequence. The control clock is input into the clock A input, and the Q<sub>A</sub> output is input to clock B to form the cascaded connection. This MOD-2 to MOD-5 cascaded counter configuration produces a 4-bit BCD count sequence of 0 to 9. Figure (26) shows the 74LS90 connected in this configuration and the output waveforms.



Figure (26): 74LS90 Decade Binary Code Decimal Counter.

**Mode 3:** The MOD-2 counter operates as the MSB of a 4-bit decade counter. The control clock is input into clock B and the  $Q_D$  output is input into clock A. This is referred to as the **biquinary counter** since it produces two five-state count sequences: In the first five sequences of 0 to 4 the most significant output,  $Q_A$ , is a logic LOW; in the last five sequences of 0 to 4 the most significant output,  $Q_A$ , is logic HIGH. The resulting set of output waveforms are with the  $Q_A$  output having a 50% duty cycle, while the three lower order outputs,  $Q_D$ ,  $Q_c$ , and  $Q_B$ , cycle through the 3-bit sequence of 0 to 4. Figure (27) shows the 74LS90 in the *biquinary* configuration with the output waveforms.



Figure (27): 74LS90 Biquinary Decade Counter.

## Dr. Ehab Abdu1- Razzaq AL-Hia1y <u>EXAMPLE (16):</u> The 74LS90 Counter Application

**Problem:** Design a MOD-6 BCD counter using the 74LS90.

<u>Solution</u>: The 74LS90 can only count up and can only be reset to zero or preset to 9. To design a MOD-6 BCD counter, the 74LS90 must be configured with  $Q_A$  as the LSB (mode 2), and the seventh count state, *0110*, must be decoded to reset the counter to *0000*. The count sequence and the 74LS90 operation are shown in Table (9).

| Counter Outputs |    |    |    | Counter Operation     |
|-----------------|----|----|----|-----------------------|
| QD              | QC | QB | QA |                       |
| 0               | 0  | 0  | 0  | Up Counting           |
| 0               | 0  | 0  | 1  |                       |
| 0               | 0  | 1  | 0  |                       |
| 0               | 0  | 1  | 1  |                       |
| 0               | 1  | 0  | 0  |                       |
| 0               | 1  | 0  | 1  |                       |
| 0               | 1  | 1  | 0  | Decode 0110 and reset |

Table (9): 74LS90 MOD-6 BCD Counter Operation.

Note that the  $0\ 1\ 1\ 0$  output state is seep only as a spike in the output waveforms. As soon as the  $0\ 1\ 1\ 0$  state is reached, it is decoded using additional logic gates and the counter resets to  $0\ 0\ 0\ 0$ . The circuit configuration to perform this count sequence is shown in Figure (28).

## Integrated Circuit Counter Selection

Numerous IC counters are available as transistor-transistor logic (TTL) and complementary metal-oxide semiconductor (CMOS) logic devices. Selection of a counter circuit for a particular application should be based on matching the requirements of the application to the capabilities of the counter Key parameters that should be checked include counter modulus, maximum clock frequency, clock pulse requirements, cascade inputs and outputs count enable inputs, and asynchronous preset and clear inputs Table (10) lists several common TTL counter ICs available today.



Figure (28): 74LS90 Example (16) Counter Circuit.

| Synchronous Counter |        |         |                |        |  |
|---------------------|--------|---------|----------------|--------|--|
| 74LS160             | Decade | Up      | Asynch., clear | 32 MHz |  |
| 74LS161             | Binary | Up      | Asynch., clear | 32 MHz |  |
| 74LS162             | Decade | Up      | Synch., clear  | 32 MHz |  |
| 74LS163             | Binary | Up      | Synch., clear  | 32 MHz |  |
| 74LS190             | Decade | Up/Down | Asynch., load  | 25 MHz |  |
| 74LS191             | Binary | Up/Down | Asynch., load  | 25 MHz |  |
| 74LS192             | Decade | Up/Down | Load/Clear     | 32 MHz |  |
| 74LS193             | Binary | Up/Down | Load/Clear     | 32 MHz |  |

|  | Table | (10): | Integrated | Circuit | Counters. |
|--|-------|-------|------------|---------|-----------|
|--|-------|-------|------------|---------|-----------|

| 74LS90  | Decade    | Up     | Load 9 or 0 | 32 MHz |
|---------|-----------|--------|-------------|--------|
| 74LS92  | MOD 12    | Up     | Clear       | 32 MHz |
| 74LS93  | Binary    | Up     | Clear       | 32 MHz |
| 74LS196 | Decade    | Up     | Load/Clear  | 30 MHz |
| 74LS390 | Decade (  | 25 MHz |             |        |
| 74LS393 | Binary (e | 25 MHz |             |        |

## Section Self-Test

- 1. The 74193 can count up and down.
- 2. The 7490 can count up and down.
- 3. The 7490 biquinary sequence is the same as the BCD sequence.

**ANSWERS**: (Not necessarily in the order of the questions).

• False. • False. • True.